## LAB 3: Combinational Logic Design

### A. Objectives

- Become familiarized with the analysis of combinational logic networks.
- Learn the implementation of networks using the two canonical forms.

### **B.** Theory

Min terms and max terms Analysis of combinational logic design Canonical Forms

### C. Apparatus

- Trainer Board
- 1 x IC 4073 Triple 3-input AND gates//7411 IC instead of 4073
- 2 x IC 4075 Triple 3-input OR gates
- 1 x IC 7404 Hex Inverters (NOT gates)

#### D. Procedure

- 1. Write down all the min terms and max terms of three inputs ABC in Table F.1.
- 2. Write down the function F in 1st and 2nd Canonical Forms in in Table F.2
- 3. Draw the circuits for the 1<sup>st</sup> and 2<sup>nd</sup> canonical forms of function in Figure F.1, clearly indicating the pin numbers corresponding to the relevant ICs.
- 4. Construct the 1st canonical form of the circuit and test it with the truth table.
  - i. Connect one min term at a time and check its output.
  - ii. Once all min terms have been connected and verified, OR the min terms for the function output.
- 5. Construct the 2<sup>nd</sup> canonical form of the circuit and test it with the truth table.
  - i. Connect one max term at a time and check its output.
  - ii. Once all max terms have been connected and verified, AND the max terms for the function output.

### E. Report

- 1. Draw the IC diagram for the 1st canonical form of the circuit in Figure F.1
- 2. Simulate the circuit for the 2<sup>nd</sup> canonical form in Figure F.1 in Logisim. Provide a screenshot of the Logisim circuit schematic with your report.

# F. Experimental Data

| Input Reference | A B C | F | Min term | Max term |
|-----------------|-------|---|----------|----------|
| 0               | 000   | 0 | A'.B'.C' | A+B+C    |
| 1               | 0 0 1 | 1 | A'.B'.C  | A+B+C'   |
| 2               | 010   | 1 | A'BC'    | A+B'+C   |
| 3               | 011   | 0 | A'BC     | A+B'+C'  |
| 4               | 100   | 0 | AB'C'    | A'+B+C   |
| 5               | 101   | 0 | AB'C     | A'+B+C'  |
| 6               | 110   | 1 | ABC'     | A'+B'+C  |
| 7               | 111   | 0 | ABC      | A'+B'+C' |

Table F.1 Truth table to a combinational circuit

|                                   | Shorthand Notation                | Function                                            |
|-----------------------------------|-----------------------------------|-----------------------------------------------------|
| 1 <sup>st</sup> Canonical<br>Form | $F = \Sigma(\frac{m1,m2,m6}{m6})$ | F = A'B'C + A'BC' + ABC'  (SOP)                     |
| 2 <sup>nd</sup> Canonical         | F =                               | F = (A+B+C).(A+B'+C').(A'+B+C).(A'+B+C').(A'+B'+C') |
| Form                              | П(M0,M3,M4,M5,M7)                 | (POS)                                               |

Table F.2 1<sup>st</sup> and 2<sup>nd</sup>canonical forms of the combinational circuit of Table F.1

Figure F.1 1<sup>st</sup> and 2<sup>nd</sup> canonical circuit diagrams of the combinational circuit of Table F.1